

# LOW POWER VITERBI DECODER DESIGN BASED ON REVERSIBLE LOGIC GATES

<sup>1</sup>Dr. John Paul Pulipati, Principal, <sup>2</sup>Dr.Purushotham Naik, <sup>3</sup>P.Venkatapathi, <sup>4</sup>B. Manjula, <sup>5</sup>K. Rajeswar

<sup>1</sup>principal@mrce. in,Malla Reddy College of Engineering <sup>2</sup>Professor, Dept. of ECE,Malla Reddy College of Engineering <sup>3</sup>Assistant Professor, Dept. of ECE,Malla Reddy College of Engineering

<sup>5</sup>Assistant Professor, Dept. of ECE, Malla Reddy College of Engineering

### Abstract—

InrecenttrendsofVLSItechnologythereversibl e logic has became the major area of research in optimization of area, power and speed constraints. There versibl elogichasequal number of inputs and outputs. In wireless communications Viterbi algorithm is employed to have minimal number of communication channels. The Viterbi decoder design at 65nm technology using reversible logic has made an attempt for optimizing power, areaanddelaywithincreasedefficiency.

Keywords— Viterbi decoder, Reversible logic, Feynman Gate, Peres Gate, HN Gate, Power consumption, Delay.

## **I. INTRODUCTION**

The Viterbi decoding algorithm was proposed by Andrew J Viterbi, which is a decoding process for convolutional codes in memory-less noise. This algorithm is implemented in the designing of communication systems. The Viterbi Algorithm is the most resource consuming and it finds the most-likely noiseless state transition sequence in a state diagram, given a sequence of symbols which are interrupted by noise[1].

Generally, a viterbi decoder consists of three basic computation units: Branch Metric Unit (BMU), Add- Compare-Select Unit (ACSU) and Survivor Memory Unit (SMU) [2].



Figure 1. Block diagram of Viterbi decoder

The primary unit is called as Branch Metric Unit (BMU). This unit will compare the received data symbols with the ideal outputs of the encoder and finally the branch metric will be calculated. The Euclidean distance or Hamming distance is utilized for the calculation of branch metric. The BMU creates branch metrics for the following module in terms of the symbols which are received by thechannel.

The Add Compare Select Unit (ACSU) is illustrated as the sum of the Branch Metrics (BM) to the subsequent Path Metrics (PM). The new PM will be compared and the selected PM will be stored in the Path Metric Memory (PMM). At the same time, the ACSU stores the associated survivor path decisions in the Survivor Memory Unit (SMU). The PM of the survivor path of each state is updated and stored back into the PMM.

The Survivor Memory Unit uses the Trace-Back method to identify the survivor path

and output data. In this unit the decoded bits are extracted from the beginning through

Minimum path metric. At the beginning state, backward tracing is followed by the survivor path, which initially contributed to the current PM and a unique path is identified. While tracing back through the trellis, the decoded output sequence corresponding to the traced branches is generated in the reverseorder.

# **II. REVERSIBLE LOGIC**

Reversible computing is the application of principles of recycling to computing. A reversible logic gate is mapped with one-to-one logic device having an n-input, n-output gate. As it helps to find out the outputs from inputs although the inputs can be exclusively recovered from the outputs. In the necessary conditions to have the number of inputs equal to the number of outputs additional inputs or outputs is added. An important constraint present on the design of a reversible logic circuit using reversible logic gate is that the fan-out is not allowed. The quantum cost of reversible logic circuits must be minimum. With the minimum number of reversible gates the design of reversible circuit is accomplished. The major constraint to attain optimization of the circuit is to produce the garbage outputs and the constant inputs with the minimum number.

The reversible logic gates are the circuits which has number of inputs is equal to number of outputs. The important optimization parameter for every reversible logic gate is the quantum cost[3].

The important reversible logic gates which are required for designing Viterbi decoder are.

A. FeynmanGate

The Feynman gate is  $2x^2$  reversible gate which has the inputs (A, B) and the outputs (P =A, Q = A B). This gate is also referred as Controlled NOT. The quantum cost is 1. This is mainly used for the fan-out function. The power consumption and delay are 18mW and 7.760ns[4].



Figure 2. Feynman Gate

# B. PeresGate

The Peres gate is 3x3 reversible gate, where the inputs are A, B, C and the outputs are P, Q and R. The outputs are mapped as P =A, Q = A B and R= A.B C. The quantum cost is 4. The power consumption and delay are 24mW and 7.824ns.



The HNG is a 4x4 reversible gate, and abbreviated as Haghparast Navi Gate (HNG). It has 4 inputs A, B, C, D and 4 outputs P, Q, R, S, its mapping is P=A, Q=B, R=A B C and S= (A B) C AB D. The quantum cost is 6. The power consumption and delay are 24mW and 7.824ns.



# III. PROPOSED DECODERUSING LOGICGATES

# VITERBI REVERSIBLE

In proposed system the calculation of metric, addition, comparison of weight and selection of survivor path everything is carried out in the ACS array (ACSU). Thus the ACS array contains the values of weight at every state, as a progression along the survivor path. The codewords are very much required when comparing with different codewords of different paths, to identify the survivor path. The functions of compilation and comparison takes place within the ACS array which actually identifies the extensions of path. The signals determining these extensions to the survivor paths are passed from the ACS array to the SPU, which then updates the survivor paths.

The Figure 5 shows the top level RTL design of Viterbi decoder in which U1 indicates compute metric unit, U2 represents metric unit, U3- acs enable unit, U4- compare select unit, U5- reduce unit and U6- path memory unit



Figure 5. Top Level RTL design of Viterbi Decoder using Reversible Logic Gates

The design has the four input signals each signal having two bits with clock and reset signals. As the Reversible Logic gates reduces the power consumption and path delay, the PG will function as half adder and HNG will function as full adder.

A. Compute Metric Unit

In the compute metric unit, each received code word and each excepted code word (metric output) will be the inputs for this unit in which if performs the comparison between the code words and generates a codeword which is the



input for the compare selectunit.

Figure 6. RTL design of Compute Metric Unit

The Figure.7 shows a unit of compute metric in which expected bits are represented as a [0:2] and received bits as

b [0:1]. The blocks U\_FA\_0 and U\_FA\_2 is implemented by Peres gate which performs the half adder and U\_FA\_1 is implemented by HNG performing full adder.



Figure 7. RTL design of Compute Metric Unit representing a block

Each bit of the metric unit will be the inputs for the 3 sub units and user input of 2 bits will be for the inputs for U\_FA\_0 and U\_ FA\_ 1. The U\_FA\_0 will generates the output of 2 bits, one bit will be the final output of the block and other bit will be the input for the next sub unit i.e. U\_FA\_1. The U\_FA\_1 will generates the output of 2 bits, one bit will be the final output of the block and other bit will be the input for the next sub unit i.e. U\_FA\_2. Similar function is performed by the U\_FA\_2 sub unit and both the outputs. The unit has 8 blocks and each block performs the same function as explained above. Hence the compute metric has 8 outputs with each output of 4 bits.

B. Metric Unit

The metric unit performs the storage operation of the expected code word. The Figure 8 shows the RTL design in which it has the cock and reset signals for each metric unit

consists of D flip-flops which has clock and reset signals and initially the reset will be 0, D input is0.



### Figure 8. RTL design of Metric Unit

The metric unit stores the minimum metric of the oldest bits as it is required for next computation cycle. Every time the oldest path will be erased and the new minimum reduced metric will be updated. The unit has 4 metric blocks and each metric block has 3 inputs and3outputs.



Figure 9 represents the each metric unit which consists of three D flip-flops, once the clock signal is applied upon reset=1 the bits will perform the comparison operation in the compute metricunit.

## C. ACS EnableUnit

Figure 10 shows the acs-enable unit which



Figure10.RTLdesignofACS-EnableUnit

Once the reset value becomes 1 the unit will send a signal such that a compare-select unit isenabled.

D. Compare SelectUnit

The codeword which is received from the compute metric unit will have maximum path metric such that the minimum path metric has to be calculated by selecting the appropriate metric, this operation in performed by the compare select unit and Figure 11 shows the RTL design of theunit.

Upon receiving the acs enable signal this unit will be enabled and the each received codeword from the compute metric unit will be of 4 bits. Two code words will be added and compared such that minimum metric will be calculated and obtained by performing the logical operations such as AND and OR. Finally the minimum metric will be selected and the codeword will be three bits. The output will be of four bits which will be stored in the path memory. The minimum metric which is calculated will be reduced such that previous path will be deleted. The path metric of both inputs will be compared and the metric with smallest distance will be the output and this is considered as the control signal for the path memoryunit.



Figure 11. RTL design of Compare Select Unit E. Reduce Unit

The minimum path metric which is obtained has to compared with the oldest path metric and it will be stored in the reduce unit, suppose if both the metric are equal then the oldest path metric will be retained otherwise the new minimum path metric will be stored in the reduceunit



Figure 12. RTL design of Reduce Unit

The old minimum path metric which is stored will be evaluated with the HN and Feynman reversible gates such that the new minimum metric of 3 bits will be stored by eliminating the oldestpath.



Figure 13. RTL design of Reduce Unit for two inputs(0 down to 2)

The control signal of 2 bits is required for the path memory to enable the unit and this is generated by the reduce unit by latch which consists of OR and AND logical gates

#### F.Path MemoryUnit

The path memory unit consists of 4x1 multiplexer units and the D flip -flops. The control signal is considered as a select signal for the multiplexer as it is used to select the minimum path metric of the decoded message bit.



Figure 14. RTL design of path memory unit The input for the D- flip flop is the ACS signal which is the output from the compare-select unit of 4 bits. These bits are considered as a survival bit inputs for the 4x1 multiplexer.



Figure 15. 4x1 Multiplexer unit

-8374, (ONLINE): 2394-0697, VOLUME-4, ISSUE-12, 2017 DOI:10.21276/ijcesr.2017.4.12.37



Figure 16. Buffer unit with D-flip flop

During the initial stage the path 1 is identified, then path 2 is identified by the multiplexer units. The unit consists of 11 multiplexer units and 9 D flip-flops.

The decoder output will be available at the receiver end after the completion of 14 clock cycles. Since the clock and reset signal are applied to the acs enable and path memory units.

### **IV. RESULTS AND DISCUSSION**

The proposed Viterbi decoder is developed by Verilog coding and simulated. The main constraints for VLSI design is area, speed and power. The power performance report is shown in Table 1, area and timing performance report is tabulated in Table2.

|            | Power Analysis in ηW |         |          |  |
|------------|----------------------|---------|----------|--|
| INSTANCE   | Leakage              | Dynami  | Total    |  |
|            | Power                | c       | Power    |  |
|            |                      | Power   |          |  |
| U1         | 1436.774             | 4871.91 | 6308.693 |  |
| [Compute   |                      | 8       |          |  |
| Metric]    |                      |         |          |  |
| U2[Metric] | 555.193              | 2961.35 | 3516.545 |  |
|            |                      | 2       |          |  |
| U3[ACS_E   | 157.896              | 298.383 | 456.279  |  |
| nable]     |                      |         |          |  |
| U4[Comput  | 520.295              | 3986.53 | 4506.828 |  |
| e Select]  |                      | 2       |          |  |
| U5[Reduce] | 1000.059             | 5939.45 | 6939.514 |  |
|            |                      | 5       |          |  |
| U6[Path    | 2697.978             | 11326.0 | 14024.00 |  |
| Memory]    |                      | 26      | 4        |  |
| VITERBI    | (2(0,10))            | 20004 5 |          |  |
| ГТОР       | 6368.196             | 30094.5 | 36462.72 |  |
| LEVEL      |                      | 26      | 2        |  |

| Table 2. | Area ar | nd Timing | g Performan |
|----------|---------|-----------|-------------|
|          |         |           |             |

The functionality of Viterbi decoder using reversible logic gates is verified and simulated. The simulation waveform result is shown in Figure17.



#### V. CONCLUSION

The Viterbi decoder which consists BM, ACS SM Units have been implemented by and considering the reversible logic gates such as Feynman, Peres and HN gates to achieve a better efficiency. The designing is done using HDL coding and synthesized in CADENCE tool. The performance summary such as area, power efficiency and delay results are achieved. Hence this design can be used in high speed communicationapplications.

#### REFERENCES

[1]AbdulfattahM.Obeid,AlbertoGarcia,"AMu ltipathHighSpeedViterbi Decoder", IEEE 2003:pp.1160-1163.

[2]DaliaA.El-DibandMohamedI.Elmasry,"Mo

| INSTANCE               | Number <sup>…</sup><br>of<br>Cells | Area<br>(sq<br>micro<br>ns) | Delay<br>(psec)    | difiedRegister-Exchange Viterbi Decoder for<br>Low-Power Wireless Communications", IEEE |
|------------------------|------------------------------------|-----------------------------|--------------------|-----------------------------------------------------------------------------------------|
| U1 [Compute<br>Metric] | 40                                 | <b>ISSN (PRIN</b> )<br>173  | T): 2393-83<br>320 | 74, (ONLINE): 2394-0697, VOLUME-4, ISSUE-12, 2017<br>DOI:10.21276/ijcesr.2017.4.12.37   |
| U2[Metric]             | 12                                 | 86                          | 135233             | ]                                                                                       |

Transactions on Circuits and Systems, Vol.51, No.2 February 2004: pp.371-378.

[3] H.R.Bhagyalakshmi, "An Improved Design of a Multiplier Using Reversible Logic Gates", International Journal of Engineering Science and Technology, Vol. 2(8), 2010,3838-3845.

[4] B. Murali Krishna, B. Raghu Kanth, "A Comparative Study of Reversible Logic Gates", International Journal of VLSI and Signal ProcessingAppications,Vol2,Issue1,Feb2012,pp 51-55.

[5] Alexander Fish, Arkadiy Morgenshtein "Gate-Diffusion Input(GDI) – A novel Power Efficient Method for Digital Circuits", IEEE 2001: pp. 39- 43.

[6] Li Qiao, You Yuxin, Wang Jinxiang and Ye Yizheng, "VLSI Implementation of a High Speed and Low Power punctured Viterbi Decoder", International Conference on Computers, Communications, ControlandPowerEngineering,IEEEtransactions ,October2002.

[7] C.Arun, V Rajamani, "Design and VLSI Implementation of a Low Probablity of Error Viterbi Decoder", First International Conference on

EmergingTrendsinEngineeringandTechnology,I CETET,July2008.

[8] D. Chakraborty, P. Raha, A. Bhattacharya, "Speed Optimization of a FPGA Based Modified Viterbi Decoder", International Conference on ComputerCommunicationandInformatics(ICCC I),January2013.

[9]Landauer.R,"IrreversibilityandHeatGenera tionintheComputing

Process",IBMJ.ResearchandDevelopment:pp.18 3-191,1961.

[10]Song Li, Qing-Ming Yi, "The Design of High-Speed and Low Power Consumption Bidirection Viterbi Decoder", International Conference on Machine Learning and Cybernetics, August2006.

[11]Hao Yang and Xiao-Lang Yan," Design and Implementation of a High-SpeedandArea-EfficientViterbiDecoder",8thInt ernationalConference

on Solid-State and Integrated Circuit Technology, ICSICT October 2006.

[12]Umar M Karim, Muhammad U.K Khan,

Yahya M. Khawaja, "An Area Reduced, Speed Optimized Implementation on Viterbi Decoder", International Conference on Computer Networks and Information Technology (ICCNIT), July2011.

[13]

R.Tessier,S.Swaminathan,R.Rangaswamy,"A Reconfigurable,Power- Efficient AdaptiveViterbi Decoeder", IEEE Transactions on Very Large Scale Integration Systems, April2005.

[14]F.Chan and D.Haccoun, "Adaptive Viterbi Decoding of Convolutional Codes Over Memoryless Channels", IEEE Transactions on Communications,45(11):1389-1400,

November1997.

[15]Kai-Ting Shr, Hong-Du Chen, Yuan-Hao Huang, " A Low Complexity Viterbi Decoder for Space-Time Trellis Codes", IEEE Transactions on Circuits and Systems, April2010.

[16]Chun-Yuan Chu, Yu-Chuan Huang, An-Yeu Wu," Power Efficient Low Latency Survivor Memory Architecture for Viterbi Decoder", IEEE Transactions2008.